| Name        |                                                                                     |
|-------------|-------------------------------------------------------------------------------------|
| ISU Net ID  | @iastate.edu                                                                        |
| Lab Section | (circle one): A (T 6-9), B (W 3-6), C (R 4-7), D (F 12-3),                          |
| E           | G (F 3-6), <b>F</b> (T 12-3), <b>G</b> (W 6-9), <b>J</b> (W 12-3), <b>K</b> (T 3-6) |

## **CprE 281**

## **Digital Logic**

Mock Examination #2

Time limit: 50 minutes

**Directions:** There are 8 questions in this exam. Each question is worth points indicated along with the problem. You should roughly spend 1 minute for every two point. So plan accordingly. If a problem appears to be hard, move on. Please read the questions carefully. Do not write more than what is required.

| Problem | Score            |     |
|---------|------------------|-----|
| 1       | / 12 points      |     |
| 2       | / 8 points       |     |
| 3       | / 12 points      |     |
| 4       | / 14 points      |     |
| 5       | / 16 points      |     |
| 6       | / 14 points      |     |
| 7       | / 8 points       |     |
| 8       | / 16 points      |     |
| Total   | (out of 100 poin | ts) |

| 1. |                                                                                           |              | points) Assume 5-bit 2's compert the following binary number 01010 |                               |  |
|----|-------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------|-------------------------------|--|
|    |                                                                                           | ii)          | 10011                                                              |                               |  |
|    | (b)                                                                                       | Conve<br>i)  | ert the following decimal number 10                                | ers to binary numbers         |  |
|    |                                                                                           | ii)          | -5                                                                 |                               |  |
|    | (c)                                                                                       | Negate<br>i) | e the following numbers: 01010                                     |                               |  |
|    |                                                                                           | ii)          | 10011                                                              |                               |  |
|    | (d) Perform the operations below and indicate whether or not overflow occurs in each case |              |                                                                    | overflow occurs in each case. |  |
|    |                                                                                           |              | 01000 1000<br>+01000 +1111                                         |                               |  |

2. (Total 8 points) Convert -4.625 x 2<sup>9</sup> into IEEE single-precision floating point format.

3. (Total 12 points) Consider the following n-bit multipler block which compute S=A\*B. Assume that you do not have any overflow problem.



(a) How can you use one MULT block to compute A<sup>2</sup>?

(b) How can you use two MULT blocks to compute A<sup>4</sup>?

(c) How can you compute A<sup>8</sup> with the smallest number of MULT blocks?

(d) Construct a circuit using the minimum number of MULT blocks to compute A<sup>9</sup>.

4. (Total 14 points) You are given a 3-bit full adder, and several 2-to-1 multiplexers. Suppose A is a 3-bit input number. Design a circuit which can perform the following Operations based on a 2-bit control code S1 S0. Ignore any overflow problem. Show clearly how the control signals S1 and S0 are used. Make your design as simple as possible.

| S1 | S0 | Operations |
|----|----|------------|
| 0  | 0  | A          |
| 0  | 1  | A+1        |
| 1  | 0  | A+2        |
| 1  | 1  | A+3        |

| 5. | <ul><li>(Total 16 points) In this question, we will compare two different ways to construct a 4-to-1 multiplexer.</li><li>(a) Design a 4-to-1 multiplexer as a SOP expression using only 2-input AND gates, 2-input OR gates, and NOT gates.</li></ul> |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                                                                                        |
|    |                                                                                                                                                                                                                                                        |
|    |                                                                                                                                                                                                                                                        |
|    | (b) How many AND gates, OR gates, and NOT gates are used for the design in (a)?                                                                                                                                                                        |
|    | (c) First design a 2-to-1 multiplexer as a SOP expression using <b>only</b> 2-input AND gates, 2-input OR gates, and NOT gates. Then design a 4-to-1 multiplexer using the 2-to-1 multiplexers constructed as building blocks.                         |
|    |                                                                                                                                                                                                                                                        |
|    |                                                                                                                                                                                                                                                        |
|    |                                                                                                                                                                                                                                                        |
|    | (d) How many AND gates, OR gates, and NOT gates are used for the design in (b)?                                                                                                                                                                        |
|    | (e) Which design is better in terms of number of gates used?                                                                                                                                                                                           |

- 6. (Total 14 points)
  - (a) Implement the following function by a 4-to-1 MUX and a minimal number of basic logic gates. Please label your circuit diagram clearly.

| A | В | С | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

(b) Based on Shannon's expansion, implement the following function by a 4-to-1 MUX and a minimal number of basic logic gates. Please label your circuit diagram clearly.

F(A,B,C) = (A'+B').(B+A.C)

| 7. | (Total 8 points) Construct a 3-to-8 decoder using AND gates, OR gates, and NOT gates <b>only</b> . Please label your circuit diagram clearly. |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |
|    |                                                                                                                                               |

|    |                                                                    | (END OF EXAM) |
|----|--------------------------------------------------------------------|---------------|
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    | (b) one D flip-flop and a minimal number of AND, OR and NOT gates. |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    |                                                                    |               |
|    | (a) one T flip-flop and a minimal number of AND, OR and NOT gates. |               |
| 8. | (Total 16 points) Show how to construct a JK flip-flop using:      |               |

## **Extra Exercises**

- 1. At least how many bits are required to represent each set of objects below:
  - (a) All integers from −1 to 255.
  - (b) The 340 students in a classroom.
  - (c) Numbers: 2, 3, 5, 7, 11, 13.
- 2. At least how many trits (trinary digits) are required to represent each set in question 1 above?
- 3. What is the range of integer that can be represented by a 10-bit word if
  - (a) Representation of non-negative numbers is used?
  - (b) Sign-magnitude representation is used?
  - (c) 1's complement representation is used?
  - (d) 2's complement representation is used?
- 4. Convert the number -19 into binary in the following representation:
  - (a) 6-bit unsigned representation.
  - (b) 6-bit sign-magnitude representation.
  - (c) 6-bit 1's complement representation.
  - (d) 6-bit 2's complement representation.
- 5. Notice that 4-to-1 multiplexer is a function with 6 inputs (S1, S0, I3, I2, I1, and I0) and 1 output (F).
  - (a) Write the truth table in uncompact form for a 4-to-1 multiplexer.
  - (b) Draw the K-map for a 4-to-1 multiplexer.
  - (c) From the K-map, write the simplest sum-of-product expression of F.
  - (d) Write a sum-of-product expression of F from the compact form truth table. Is this expression or the expression in part (c) above simpler?
- 6. The parity function is defined as follows. The output is '0' if the number of '1's in the input is even, and is '1' if the number of '1's in the input is odd. A 4-bit parity P(W,X,Y,Z) is given in the following truth table. Implement the 4-bit parity function using a multiplexer. You may determine the size of the multiplexer.

| W | X | Y | Z | P |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 0 |

7. Construct a 4-to-2 priority decoder using a minimal number of basic logic gates.

8. Show the next state for the following gated SR latch with control input (G). The choices for the next state are: NC (no change), Q = 0, Q = 1, U (undefined).



| G        | S | R      | Next state |
|----------|---|--------|------------|
| 0        | 0 | 0      |            |
| $0 \\ 0$ | 0 | 1<br>0 |            |
| 0        | 1 | 1      |            |
| 1        | 0 | 0      |            |
| 1        | 0 | 1      |            |
| 1        | 1 | 0      |            |
| 1        | 1 | 1      |            |

9. Construct a 3-bit asynchronous down-counter using T flip-flops.